EasyManua.ls Logo

STMicroelectronics STM32F05 series - Table 69. Examples of Timings Settings for Fi2 Cclk = 48 Mhz

STMicroelectronics STM32F05 series
742 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Inter-integrated circuit (I
2
C) interface RM0091
500/742 Doc ID 018940 Rev 1
Table 69. Examples of timings settings for f
I2CCLK
= 48 MHz
Parameter
Standard mode Fast Mode Fast Mode Plus
10 kHz 100 kHz 400 kHz 1000 kHz
PRESC 0xB 0xB 5 5
SCLL 0xC7 0x13 0x9 0x3
t
SCLL
200 x 250 ns = 50 µs 20 x 250 ns = 5.0 µs 10 x 125 ns = 1250 ns 4 x 125 ns = 500 ns
SCLH 0xC3 0xF 0x3 0x1
t
SCLH
196 x 250 ns = 49 µs 16 x 250 ns = 4.0 µs 4 x 125 ns = 500 ns 2 x 125 ns = 250 ns
t
SCL
(1)
~100 µs
(2)
~10 µs
(2)
~2500 ns
(3)
~875 ns
(4)
SDADEL 0x2 0x2 0x3 0x0
t
SDADEL
2 x 250 ns = 500 ns 2 x 250 ns = 500 ns 3 x 125 ns = 375 ns 0 ns
SCLDEL 0x4 0x4 0x3 0x1
t
SCLDEL
5 x 250 ns = 1250 ns 5 x 250 ns = 1250 ns 4 x 125 ns = 500 ns 2 x 125 ns = 250 ns
1. The SCL period t
SCL
is greater than t
SCLL
+ t
SCLH
due to the SCL internal detection delay. Values provided for t
SCL
are only
examples.
2. t
SYNC1 +
t
SYNC2
minimum value is 4x t
I2CCLK
= 83.3 ns. Example with t
SYNC1 +
t
SYNC2
= 1000 ns
3. t
SYNC1 +
t
SYNC2
minimum value is 4x t
I2CCLK
= 83.3 ns. Example with t
SYNC1 +
t
SYNC2
= 750 ns
4. t
SYNC1 +
t
SYNC2
minimum value is 4x t
I2CCLK
= 83.3 ns. Example with t
SYNC1 +
t
SYNC2
= 250 ns

Table of Contents

Related product manuals