EasyManua.ls Logo

GigaDevice Semiconductor GD32F3x0 - Figure 16-53. General Level3 Timer Block Diagram

Default Icon
665 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
GD32F3x0 User Manual
367
16.4.3. Block diagram
Figure 16-53. General level3 timer block diagram provides details of the internal
configuration of the general level3 timer.
Figure 16-53. General level3 timer block diagram
Input Logic
Synchronizer
&Filter
&Edge Detector
Edge selector
Prescaler
Trigger processor
Trigger Selector
&Counter
Counter
TIMERx
_CHxCV
Register
/Interrupt
Register set and update
Interrupt collector and
controller
APB BUS
CK_TIMER
CH0_IN
CH1_IN
ITI0
ITI1
ITI2
ITI3
CAR
Repeater
Output Logic
generation of outputs signals in
compare
, PWM,and mixed modes
according to
initialization
,
complementary mode
, software
output control
, deadtime insertion
,
break input
, output mask
, and
polarity control
BRKEN
BRKIN
CKM
clock monitor
CH0_O
CH0_ON
DMA controller
TIMERx_TRGO
DMA REQ
/ACK
TIMERx_CH0
TIMERx_CH1
TIMERx_TG
TIMERx_UP
.
Interrupt
break
update
trig/ctrl
cap/com
CH1_O
req en/direct req set
PSC
PSC_CLK
TIMER_CK

Table of Contents

Related product manuals