Intel
ยฎ
EP80579 Integrated Processor Product LineโSystem Memory Interface (DIMM)
Intel
ยฎ
EP80579 Integrated Processor Product Line
Platform Design Guide May 2010
127 Order Number: 320068-005US
Figure 81. DDR2 Control Signals- Implementation
Table 42. DDR2 Control Signal Group Routing Guidelines (Sheet 1 of 2)
Parameter
Routing Guidelines for 2-DIMM Solution with
ODT
Figure
Signal Group Control Signals (CS#/ODT/CKE)
Topology Daisy Chain Figure 76
Reference Plane Ground Referenced
Layer Assignment Layers 3/8
Characteristic Trace Impedance (Zo) 40 ฮฉ ยฑ10% Figure 81
Nominal Trace Width 6.5 mils Figure 81
Nominal Trace Spacing (e2e) 15 mils Figure 81
EP80579
DIMM 1
ODT0
Package
Trace
Breakout
Routing
Board
Routing
CKE0
CS0#
CKE1
CS1#
ODT1
A
B
C
DIMM 0
D
E
L
BREAK
L
ROUTE
L
PKG
L
D2D
L
TERM
DIMM2DIMM
Routing
VTT_DDR
Rtt
Rtt
Rtt
VTT_DDR
Rtt
Rtt
Rtt