EasyManuals Logo

ST STM32F101xx User Manual

ST STM32F101xx
1096 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #52 background imageLoading...
Page #52 background image
Memory and bus architecture RM0008
52/1096 Doc ID 13902 Rev 12
0x4000 7800 - 0x4000 FFFF Reserved
APB1
0x4000 7400 - 0x4000 77FF DAC Section 12.5.14 on page 262
0x4000 7000 - 0x4000 73FF Power control PWR Section 5.4.3 on page 78
0x4000 6C00 - 0x4000 6FFF Backup registers (BKP) Section 6.4.5 on page 83
0x4000 6800 - 0x4000 6BFF Reserved
0x4000 6400 - 0x4000 67FF bxCAN1 Section 24.9.5 on page 671
0x4000 6800 - 0x4000 6BFF bxCAN2 Section 24.9.5 on page 671
0x4000 6000
(1)
- 0x4000 63FF Shared USB/CAN SRAM 512 bytes
0x4000 5C00 - 0x4000 5FFF USB device FS registers Section 23.5.4 on page 628
0x4000 5800 - 0x4000 5BFF I2C2 Section 26.6.10 on page 758
0x4000 5400 - 0x4000 57FF I2C1 Section 26.6.10 on page 758
0x4000 5000 - 0x4000 53FF UART5 Section 27.6.8 on page 801
0x4000 4C00 - 0x4000 4FFF UART4 Section 27.6.8 on page 801
0x4000 4800 - 0x4000 4BFF USART3 Section 27.6.8 on page 801
0x4000 4400 - 0x4000 47FF USART2 Section 27.6.8 on page 801
0x4000 4000 - 0x4000 3FFF Reserved
0x4000 3C00 - 0x4000 3FFF SPI3/I2S Section 25.5 on page 716
0x4000 3800 - 0x4000 3BFF SPI2/I2S Section 25.5 on page 716
0x4000 3400 - 0x4000 37FF Reserved
0x4000 3000 - 0x4000 33FF Independent watchdog (IWDG) Section 19.4.5 on page 481
0x4000 2C00 - 0x4000 2FFF Window watchdog (WWDG) Section 20.6.4 on page 487
0x4000 2800 - 0x4000 2BFF RTC Section 18.4.7 on page 475
0x4000 2400 - 0x4000 27FF Reserved
0x4000 2000 - 0x4000 23FF TIM14 timer Section 16.6.11 on page 450
0x4000 1C00 - 0x4000 1FFF TIM13 timer Section 16.6.11 on page 450
0x4000 1800 - 0x4000 1BFF TIM12 timer Section 16.6.11 on page 450
0x4000 1400 - 0x4000 17FF TIM7 timer Section 17.4.9 on page 463
0x4000 1000 - 0x4000 13FF TIM6 timer Section 17.4.9 on page 463
0x4000 0C00 - 0x4000 0FFF TIM5 timer Section 15.4.19 on page 405
0x4000 0800 - 0x4000 0BFF TIM4 timer Section 15.4.19 on page 405
0x4000 0400 - 0x4000 07FF TIM3 timer Section 15.4.19 on page 405
0x4000 0000 - 0x4000 03FF TIM2 timer Section 15.4.19 on page 405
1. This shared SRAM can be fully accessed only in low-, medium-, high- and XL-density devices, not in connectivity line
devices.
Table 3. Register boundary addresses (continued)
Boundary address Peripheral Bus Register map

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ST STM32F101xx and is the answer not in the manual?

ST STM32F101xx Specifications

General IconGeneral
BrandST
ModelSTM32F101xx
CategoryMicrocontrollers
LanguageEnglish

Related product manuals