EasyManuals Logo

Cypress EZ-USB FX3 User Manual

Cypress EZ-USB FX3
660 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #262 background imageLoading...
Page #262 background image
EZ-USB FX3 Technical Reference Manual, Document Number: 001-76074 Rev. *F 262
GCTL_PIB_CORE_CLK
0xE005200C
10.4.14 GCTL_PIB_CORE_CLK
PIB Clock Configuration Register
31 CLK_EN Enable clock divider. Both the divider itself and its output are gated.
12:11 SRC[1:0] Clock source select. This field selects between one of the following four prestage system clocks:
00 sys16_clk (sys_clk_pll divided by 16)
01 sys4_clk (sys_clk_pll divided by 4)
10 sys2_clk (sys_clk_pll divided by 2)
11 sys_clk_pll
10 HALFDIV Nonintegral divider select. This field adds 0.5 to the divider value selected by the DIV field. This yields
divider values from 2.5 to 256.5.
9:0 DIV[9:0] Clock divider value. This determines how much to divide the PLL system clock. The actual divider is
DIV + 1. Zero (divide by 1) is illegal and results in undefined behavior. In other words, the range of
divider values is 2 to 1024.
GCTL_PIB_CORE_CLK PIB Clock Configuration Register 0xE005200C
b31 b30 b29 b28 b27 b26 b25 b24
CLK_EN
R/W
R
0
GCTL_PIB_CORE_CLK PIB Clock Configuration Register
b23 b22 b21 b20 b19 b18 b17 b16
GCTL_PIB_CORE_CLK PIB Clock Configuration Register
b15 b14 b13 b12 b11 b10 b9 b8
SRC[1:0] HALFDIV DIV;9:8]
R/W R/W R/W R/W R/W
R R R R R
0 0 0
GCTL_PIB_CORE_CLK PIB Clock Configuration Register
b7 b6 b5 b4 b3 b2 b1 b0
DIV[7:0]
R/W R/W R/W R/W R/W R/W R/W R/W
R R R R R R R R
1
Bit Name Description

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Cypress EZ-USB FX3 and is the answer not in the manual?

Cypress EZ-USB FX3 Specifications

General IconGeneral
BrandCypress
ModelEZ-USB FX3
CategoryController
LanguageEnglish

Related product manuals