RM0090 Revision history
Doc ID 018909 Rev 4 1418/1422
19-Oct-2012
2
(continued)
FSMC:
Updated step b) in Section 32.3.1: Supported memories and
transactions.
Updated Table 196: FSMC_BTRx bit fields, and Table 204:
FSMC_BTRx bit fields.
Changed Clock divide ration min in Table 215: Programmable
NAND/PC Card access parameters.
Updated case of synchronous accesses in Section 32.5: NOR
Flash/PSRAM controller.
Changed minimum value for ADDSET to 0 in Ta ble 2 03, Table 206,
Table 2 0 7 , Table 209, and Table 210.
Move note from Figure 406: Mode1 write accesses and Figure 405:
Mode1 read accesses. Move note from Figure 408: ModeA write
accesses to Figure 407: ModeA read accesses.
Updated Section : WAIT management in asynchronous accesses.
Added register access in Section 32.5.6: NOR/PSRAM control
registers and Section 32.6.2: NAND Flash / PC Card supported
memories and transactions.
Removed caution note in Section 32.6.1: External memory interface
signalss.
Updated Table 218: 16-bit PC Card.
Updated step 3 in Section 32.6.4: NAND Flash operations.
Updated Figure 424: Access to non ‘CE don’t care’ NAND-Flash and
note below in Section 32.6.5: NAND Flash pre-wait functionality.
Updated access to I/O Space in Section 32.6.7: PC
Card/CompactFlash operationss. Updated Table 220: 16-bit PC-Card
signals and access type. Updated BUSTURN bit definition in
Section : SRAM/NOR-Flash chip-select timing registers 1..4
(FSMC_BTR1..4)). Changed bits 16 to 19 to BUSTURN in Section :
SRAM/NOR-Flash write timing registers 1..4 (FSMC_BWTR1..4)
DEBUG:
Updated Section 33.4.3: Internal pull-up and pull-down on JTAG
pins.
Electronic signature
Updated Section 34: Device electronic signature introduction.
Updated REV_ID[15:0] to add revision Z in Section 33.6.1: MCU
device ID code.
Updated address and example in Section 34.2: Flash size.
Table 240. Document revision history
Date Version Changes