MPC5604B/C Microcontroller Reference Manual, Rev. 8
22 Freescale Semiconductor
1.4 Register description conventions
The register information for MPC5604B is presented in:
• Memory maps containing:
— An offset from the module’s base address
— The name and acronym/abbreviation of each register
— The page number on which each register is described
• Register figures
• Field-description tables
• Associated text
The register figures show the field structure using the conventions in Figure 1-1.
29 Register Protection Certain registers in each peripheral can be protected
from further writes using the register protection
mechanism detailed in this section. Registers can
either be configured to be unlocked via a soft lock bit
or locked unit the next reset.
Integrity
30 Software Watchdog Timer
(SWT)
The SWT offers a selection of configurable modes that
can be used to monitor the operation of the
microcontroller and /or reset the device or trigger an
interrupt if the SWT is not correctly serviced. The SWT
is enabled out of reset.
31 Error Correction Status Module
(ECSM)
Provides information about the last reset, general
device information, system fault information and
detailed ECC error information.
32 IEEE 1149.1 Test Access Port
Controller (JTAGC)
Used for boundary scan as well as device debug. Debug
33 Nexus Development Interface
(NDI)
Provides advanced debug features including non
intrusive trace capabilities.
A Register Map Summarizes the registers on this microcontroller Register summary
B Revision History Summarizes the changes between each successive
revision of this reference manual
Revision history
information
Table 1-1. Guide to this reference manual (continued)
Chapter
Description Functional group
#Title