EasyManuals Logo

Intel ARCHITECTURE IA-32 User Manual

Intel ARCHITECTURE IA-32
568 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #492 background imageLoading...
Page #492 background image
IA-32 Intel® Architecture Optimization
B-38
Bus Writes
Underway from
the processor
7
This is an accrued
sum of the durations
of all write
transactions by this
processor. Divide by
“Writes from the
Processor” to get bus
write request latency.
Also Beware of
different recipes in
mask bits for
Pentium 4 and Intel
Xeon processors
between CPUID
model field value of 2
and model value less
than 2.
IOQ_active_entries 1a. ReqA0,
ALL_WRITE, OWN
(CPUID model <
2);
1b. ReqA0,
ALL_WRITE,
MEM_WB, MEM_WT,
MEM_WP, MEM_WC,
MEM_UC, OWN
(CPUID model >=
2).
Bus Accesses
Underway from
All Agents
7
This is an accrued
sum of the durations
of entries by all
agents on the bus.
Divide by “Bus
Accesses from All
Agents” to get bus
request latency. Also
Beware of different
recipes in mask bits
for Pentium 4 and
Intel Xeon
processors between
CPUID model field
value of 2 and model
value less than 2.
IOQ_active_entries 1a. ReqA0,
ALL_READ,
ALL_WRITE, OWN,
OTHER, PREFETCH
(CPUID model <
2); 1b.ReqA0,
ALL_READ,
ALL_WRITE,
MEM_WB, MEM_WT,
MEM_WP, MEM_WC,
MEM_UC, OWN,
OTHER, PREFETCH
(CPUID model >=
2).
continued
Table B-1 Pentium 4 Processor Performance Metrics (continued)
Metric Description
Event Name or Metric
Expression
Event Mask Value
Required

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Intel ARCHITECTURE IA-32 and is the answer not in the manual?

Intel ARCHITECTURE IA-32 Specifications

General IconGeneral
Instruction Setx86
Instruction Set TypeCISC
Memory SegmentationSupported
Operating ModesReal mode, Protected mode, Virtual 8086 mode
Max Physical Address Size36 bits (with PAE)
Max Virtual Address Size32 bits
ArchitectureIA-32 (Intel Architecture 32-bit)
Addressable Memory4 GB (with Physical Address Extension up to 64 GB)
Floating Point Registers8 x 80-bit
MMX Registers8 x 64-bit
SSE Registers8 x 128-bit
RegistersGeneral-purpose registers (EAX, EBX, ECX, EDX, ESI, EDI, ESP, EBP), Segment registers (CS, DS, SS, ES, FS, GS), Instruction pointer (EIP), Flags register (EFLAGS)
Floating Point UnitYes (x87)

Related product manuals