RM0402 Rev 6 1157/22
RM0402 Revision history
1158
32 Revision history
Table 226. Document revision history
Date Revision Changes
24-Nov-2015 1 Initial release.
23-Mar-2016 2
Updated
– Table 1: Register boundary addresses
– Table 24: RCC register map and reset values for
STM32F412xx
– Figure 2: Memory map
– Section 6.3: RCC registers
– Section 9.5.5: DMA stream x configuration register
(DMA_SxCR)
– Section 14.4.4: Serial channel transceivers
– Section 30.6.1: MCU device ID code
– Section 30.16.2: Debug support for timers, watchdog,
bxCAN and I
2
C
Added:
– Table 148: Error calculation for programmed baud
rates at f
PCLK
= 100 MHz or f
PCLK
= 50 MHz,
oversampling by 16
– Table 149: Error calculation for programmed baud
rates at f
PCLK
= 100 MHz or f
PCLK
= 50 MHz,
oversampling by 8
26-May-2016 3
Updated:
– Table 91: DFSDM register map and reset values
– Section 30.6.1: MCU device ID code
10-Jun-2016 4
Updated:
– Section 6.3.13: RCC APB1 peripheral clock enable
register (RCC_APB1ENR)
– Section 6.3.23: RCC PLLI2S configuration register
(RCC_PLLI2SCFGR)
– Section 6.3.24: RCC Dedicated Clocks Configuration
Register (RCC_DCKCFGR)
– Section 6.3.26: RCC Dedicated Clocks Configuration
Register (RCC_DCKCFGR2)
– Section 14: Digital filter for sigma delta modulators
(DFSDM)
– Section 23.4.9: FMPI2C master mode
– Section 23.7.2: Control register 2 (FMPI2C_CR2)
Added:
– Section 6.3.25: RCC clocks gated enable register
(CKGATENR)