EasyManua.ls Logo

ST STM32F412 - Figure 84. Counter Timing Diagram, Update Event When ARPE=0; Figure 85. Counter Timing Diagram, Update Event When ARPE=1

ST STM32F412
1163 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RM0402 Rev 6 419/1163
RM0402 Advanced-control timers (TIM1&TIM8)
483
Figure 84. Counter timing diagram, update event when ARPE=0
(TIMx_ARR not preloaded)
Figure 85. Counter timing diagram, update event when ARPE=1
(TIMx_ARR preloaded)
FF 36
MS31082V3
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag (UIF)
00
02
03 04 05
06
0732
33
34 35
3631
01
CEN
Auto-reload preload register
Write a new value in TIMx_ARR
MS31083V2
F5
36
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag
(UIF)
00
02
03 04 05
06
07F1
F2
F3 F4
F5F0
01
CEN
Auto-reload preload
register
Write a new value in TIMx_ARR
Auto-reload shadow
register
F5
36

Table of Contents

Related product manuals