EasyManua.ls Logo

ST STM32F412

ST STM32F412
1163 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Window watchdog (WWDG) RM0402
614/1163 RM0402 Rev 6
As an example, let us assume APB1 frequency is equal to 24 MHz, WDGTB[1:0] is set to 3
and T[5:0] is set to 63:
Refer to the datasheets for the minimum and maximum values of the t
WWDG.
21.5 Debug mode
When the microcontroller enters debug mode (Cortex
®
-M4 with FPU core halted), the
WWDG counter either continues to work normally or stops, depending on
DBG_WWDG_STOP configuration bit in DBGMCU module. For more details, refer to
Section 30.16.4: Debug MCU APB1 freeze register (DBGMCU_APB1_FZ).
t
WWDG
1 24000 4096× 2
3
× 63 1+()× 21.85 ms==

Table of Contents

Related product manuals