EasyManua.ls Logo

ST STM32F412 - Figure 86. Counter Timing Diagram, Internal Clock Divided by 1; Figure 87. Counter Timing Diagram, Internal Clock Divided by 2

ST STM32F412
1163 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RM0402 Rev 6 421/1163
RM0402 Advanced-control timers (TIM1&TIM8)
483
Figure 86. Counter timing diagram, internal clock divided by 1
Figure 87. Counter timing diagram, internal clock divided by 2
36
34
33
32 31
30 2F
04
03
02 01 00
05
MS31184V1
CK_PSC
CNT_EN
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter underflow
(cnt_udf)
Update interrupt flag
(UIF)
35
MS31185V1
CK_PSC
CNT_EN
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter underflow
Update interrupt flag
(UIF)
0002
0001
0000
0036
0035
0034
0033

Table of Contents

Related product manuals