RM0402 Rev 6 489/1163
RM0402 General-purpose timers (TIM2 to TIM5)
544
Figure 131. Counter timing diagram, internal clock divided by N
Figure 132. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not
preloaded)
MSv37302V1
CK_INT
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag (UIF)
001F 20
FF 36
MSv37303V1
CK_INT
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag (UIF)
00 02 03 04 05 06 0732 33 34 35 3631 01
CNT_EN
Auto-reload register
Write a new value in TIMx_ARR