EasyManua.ls Logo

ST STM32F412 - Figure 200. Counter Timing Diagram, Internal Clock Divided by N

ST STM32F412
1163 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RM0402 Rev 6 597/1163
RM0402 Basic timers (TIM6/7)
604
Figure 200. Counter timing diagram, internal clock divided by N
Figure 201. Counter timing diagram, update event when ARPE = 0 (TIMx_ARR not
preloaded)
00
1F
20
MS31081V2
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag
(UIF)
FF 36
MS31082V2
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag
(UIF)
00
02
03 04 05
06
0732
33
34 35
3631
01
CEN
Auto-reload preload
register
Write a new value in TIMx_ARR

Table of Contents

Related product manuals