EasyManua.ls Logo

Xilinx virtex-5 fpga - HSTL Class I (1.8 V)

Xilinx virtex-5 fpga
385 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Virtex-5 FPGA User Guide www.xilinx.com 263
UG190 (v5.0) June 19, 2009
Specific Guidelines for I/O Supported Standards
HSTL Class I (1.8V)
Figure 6-53 shows a sample circuit illustrating a valid termination technique for HSTL
Class I (1.8V).
Table 6-21 lists the HSTL Class I (1.8V) DC voltage specifications.
X-Ref Target - Figure 6-53
Figure 6-53: HSTL Class I (1.8V) Termination
Table 6-21: HSTL Class I (1.8V) DC Voltage Specifications
Min Typ Max
V
CCO
1.7 1.8 1.9
V
REF
(2)
0.83 0.9 1.08
V
TT
V
CCO
× 0.5
V
IH
V
REF
+0.1
V
IL
––V
REF
–0.1
V
OH
V
CCO
–0.4
V
OL
0.4
I
OH
at V
OH
(mA)
(1)
–8
I
OL
at V
OL
(mA)
(1)
8 –
Notes:
1. V
OL
and V
OH
for lower drive currents are sample tested.
2. Per EIA/JESD8-6, “The value of V
REF
is to be selected by the user to provide optimum noise margin in
the use conditions specified by the user.”
Z
0
IOB
IOB
HSTL_I_18
HSTL_I_18
ug190_6_50_030306
V
TT
= 0.9V
R
P
= Z
0
= 50Ω
Z
0
IOB
IOB
HSTL_I_DCI_18 HSTL_I_DCI_18
V
CCO
= 1.8V
2R
VRP
= 2Z
0
= 100Ω
2R
VRN
= 2Z
0
= 100Ω
V
REF
= 0.9V
+
V
REF
= 0.9V
+
External Termination
DCI

Table of Contents

Related product manuals