EasyManua.ls Logo

NXP Semiconductors KL25 Series - DAC Interrupts

NXP Semiconductors KL25 Series
807 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
29.16 DAC interrupts
This module has no interrupts.
29.17 CMP Trigger Mode
CMP and DAC are configured to CMP Trigger mode when CMP_CR1[TRIGM] is set to
1. In addition, the CMP must be enabled. If the DAC is to be used as a reference to the
CMP, it must also be enabled.
CMP Trigger mode depends on an external timer resource to periodically enable the
CMP and 6-bit DAC in order to generate a triggered compare.
Upon setting TRIGM, the CMP and DAC are placed in a standby state until an external
timer resource trigger is received.
See the chip configuration chapter for details about the external timer resource.
DAC interrupts
KL25 Sub-Family Reference Manual, Rev. 3, September 2012
536 Freescale Semiconductor, Inc.

Table of Contents

Related product manuals