EasyManua.ls Logo

Broadcom BCM5722 - Page 469

Broadcom BCM5722
593 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Programmer’s Guide BCM5722
10/15/07
Broadcom Corporation
Document 5722-PG101-R PCIe Registers Page 410
16 Disable Error Recovery
(BCM5787,
BCM5787M,
BCM5754,
BCM5754M,
BCM5906, BCM5906M
devices only)
1 = When receive error exceeds programmed threshold,
cause CPU attention only.
0 = When receive error exceeds programmed threshold,
automatically cause recovery and re-train the link interface.
0RW
Reserved (other
devices)
0RO
11 Enable Immediate L1
Exit Issue Fix (CQ9901
Fix) (BCM5722,
BCM5755,
BCM5755M,
BCM5756M, BCM5757
only)
Enable the immediate L1 Exit Fix
0 = Disable Fix
1 = Enable Fix
Note: Refer to E1_5751B0_09901 in the 5751-ES4xx-R
Errata
for details.
0R/W
Reserved (other
devices)
0RO
10 Reserved 0 R/W
9 Enable x16 Slot L1
Entry Fix (CQ9535 Fix)
(BCM5722, BCM5755,
BCM5755M,
BCM5756M, BCM5757
only)
Enable the x16 Slot L1 Entry problem Fix
0 = Disable Fix
1 = Enable Fix
Enable this bit to avoid possible premature exit from the L1
state to recovery state.
0R/W
Reserved (other
devices)
0RO
8 Enable Electrical
Ordered Set Not
Detected Fix (CQ9413
Fix) (BCM5722,
BCM5755,
BCM5755M,
BCM5756M, BCM5757
only)
Enable the Electrical Ordered Set not Detected Fix
0 = Disable Fix
1 = Enable Fix
The BCM5751/BCM5721 receiver fails to detect an electrical
idle ordered set if it is sent after a partially completed DLLP or
TLP. This causes the link training state machine to see an
unexpected electrical idle and transition to the recovery state
instead of the L0s, L1, or L2 state. Set this bit to 1 to fix the
above problem.
0R/W
Reserved (other
devices)
0RO
7 Reserved Should not be written with a value other than default value
read from this bit.
0R/W
6 PCIe 1.0 Mode When this bit is:
Set to 1, the physical layer LTSSM state machine operates
in PCIe 1.0 mode.
Clear, it operates in PCIe 1.0a mode.
0R/W
5 PCIe 1.0 Scrambler When this bit is:
Set to 1, the PCIe scrambler operates in PCIe 1.0 mode.
Clear, it operates in PCIe 1.0a mode.
0R/W
Table 472: PHY Test Control Register (Offset 0x7E2C) (Cont.)
Bit Field Description Init Access

Table of Contents