EasyManua.ls Logo

Cmsemicon CMS32L051 - Page 662

Default Icon
703 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
V1.2.2
CMS32L051 User Manual |Chapter 23 Voltage Detection Circuit
www.mcu.com.cn 662 / 703
Figure 23-6 Generation timing of interrupt & reset signal (LVIMDS1 for option bytes, LVIMDS0=1, 0) (2/2)
note1
H
low limit of working
voltage range
VPOR=1.51V(TYP.)
VPDR=1.50V(TYP.)
power supply
voltage(VDD)
VLVD
L
VLVD
H
push stack
operation
}
LVIF flag
LVIOMSK flag
LVIMD flag
LVILV flag
LVIRF flag
internal reset signal
POR reset signal
LVD reset signal
INTLVI
LVIIF flag
Time
after release mask while
VDDVLVDH, due to
LVIMD=1(reset mode), the reset
will be generated.
reset
normal
operation
reset
normal
operation
reset
LVISEN flag
via software
configuration
clear via software
note 2
operation
status
clear via software
wait for stablization via software (400us or 5 clock cycles (fIL))
push stack
operation
Clear
Clear
clear via software
note 3
LVIMK flag
via software configuration
clear via software

Table of Contents

Related product manuals