EasyManua.ls Logo

Cmsemicon CMS32L051 - Page 96

Default Icon
703 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
V1.2.2
CMS32L051 User Manual |Chapter 4 Clock Generation Circuit
www.mcu.com.cn 96 / 703
Table 4-3 Example of CPU transfering and SFR register setting (5/5)
 is transferred to deep sleep mode (H) while the high-speed internal oscillator clock
is running (B).
 CPU transitions to deep sleep mode (I) while running at a high-speed system clock (C).
(Set Order)
State transition
Set the content
(B) (M)
Stop it
Peripheral features
that cannot run in
deep sleep mode.
The SCR register bit2
(SLEEPDEEP) is set to
1 and the WFI instruction
is executed.
(C) (s)
X1 oscillation
Set the OSTS registers.
External clock
Remark: (A)~(I) in Table 4-3 correspond to (A)~(I) in Figure 4-17.

Table of Contents

Related product manuals