EasyManua.ls Logo

NXP Semiconductors PXN2020 - Page 1009

NXP Semiconductors PXN2020
1376 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Enhanced Serial Communication Interface (eSCI)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor 31-19
ERPE ERR flag parity error enable.
0 eSCI_SDR[ERR] flag not affected by parity error detection.
1 eSCI_SDR[ERR] flag is set on parity error detection for the data provided in eSCI_SDR.
M2 Frame Format Mode 2. Together with the M bit of the Control Register 1 (eSCI_CR1), this bit controls the frame
format used. The supported frame formats and the related settings are defined in Section 31.4.2, Frame
Formats.
Table 31-14. eSCI_CR1 Field Descriptions (continued)
Field Description

Table of Contents

Related product manuals