EasyManua.ls Logo

NXP Semiconductors PXN2020 - Page 865

NXP Semiconductors PXN2020
1376 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Enhanced Modular Input/Output Subsystem (eMIOS200)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor 28-43
Figure 28-41. OPWFMB A1 and B1 Registers Update and Flags
Figure 28-42 shows the operation of the output disable feature in OPWFMB mode. The output disable
forces the channel output flip-flop to EDPOL bit value. This functionality targets applications that use
active high signals and a high to low transition at A1 match. In this case EDPOL should be set to 0.
Cycle n Cycle n + 1 Cycle n +2
A1 Value
B1 Value
B2 Value
0x000008
0x000002
0x000006
0x000008
0x000001
Internal Counter
0x000004
0x000006
A2 Value
0x000002 0x000004
0x000006
0x000002
0x000004
0x000006
0x000008 0x000006
Output Pin
Write to B2
Match A1 Match B1
Match B1
A1/B1 Load Signal
Due to B1 Match
FLAG Set Event
Cycle n–1
Time
Write to A2
Match A1
Write to A2 Match B1
EDPOL = 0
MODE[6] = 1

Table of Contents

Related product manuals