Table 9ยท1. Multiplexed Pins (continued)
Signal
DCR
Bit
Description
UART1_DSR[UART1_CTS]' CPCO_CRO[DCS]
UART1 DSR pin that can be reconfigured for use as
UART1
CTS.
UART1_RTS[UART1_DTR]1
CPCO_CRO[RDS]
UART1 RTS pin that can be reconfigured for use as
UART1 DTR.
PCIINT[PerWE]
CPCO_CR1 [PCIPW] PCI Interrupt
output that can be reconfigured for use
by peripherals as a Write Byte
Enable (logical AND
of the four PerWBEO:3 write byte enables).
PCIReqO[Gnt] CPCO_PSR[PAE]
PCIReqO
when internal arbiter is used
or
Gnt when
external arbiter is used.
PCIGntO[Req] CPCO_PSR[PAE]
PCIGntO
when internal arbiter is used
or
Req when
external arbiter is used.
Note:
Typically DSR and DTR are paired and CTS and RTS are paired. With the current multiplex defaults
one of the pins must be changed during
initialization to achieve the typical pairings.
9-4
PPC405GP User's Manual Preliminary