EasyManua.ls Logo

IBM PowerPC 405GP

IBM PowerPC 405GP
668 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
2 PMN Park on Master Not Last
o Park on master last
1 Park on master not last
3:4
PIO
Parked Master
10
Master 0 is OMA; master 2 is the OPB to
00 Master
100
PLB bridge.
01
Reserved
10 Master
ID
2
11
Reserved
5:31 Reserved
2.1.10.2 OPB
Arbiter
Priority
Register (OPBAO_PR)
The OPBAO_PR assigns priorities to the OPB master IDs. Because the PPC405 provides two
masters, master
IDs 1 and 3 are ignored. At reset, master
ID
0 (DMA) has a higher priority than
master 2
(OPB to PLB bridge) .
.
MIDO
.1.
Figure 2-9. OPB
Arbiter
Priority
Register (OPBAO_PR)
0:1
MIOO
High Priority Master
10
At reset, this priority
is
assigned to OMA.
00
Master
10
0
01
Reserved
10 Reserved
11
Reserved
2:3 Reserved
4:5
MI02
Low Priority master
10
At reset, this priority is assigned to the OPB
00
Reserved
to PLB bridge.
01
Reserved
10 Master
102
11
Reserved
6:31 Reserved
Preliminary
On-Chip Buses
2-13

Table of Contents

Related product manuals