the EBM only requires the address of the first burst element. Following each ExtAck the EBM uses
the size of the master
in
EBCO_CFG[EMS] to increment its internal address counter as appropriate.
Cycle
PerClk
HoldPri
HoldReq
!-lJ
HoldAck
PerAddrO:31
Figure 16-14. External Master Burst Write
16.5.6 External Master Error Interrupts
The EBM can generate an interrupt if a PLB error is encountered while read
or
writing data. As
example, an SDRAM uncorrectable ECC error will cause and EBM interrupt. Please refer to the UIC
Chapter for additional information regarding interrupts.
16-22 PPC405GP User's Manual