0x4 Four address comparator pairs are implemented.
Bit fields and details not provided in this description are architecturally defined. See the Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile.
The TRCIDR4 can be accessed through the external debug interface, offset 0x1F0.
D9 ETM registers
D9.33 TRCIDR4, ID Register 4
100798_0300_00_en Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D9-542
Non-Confidential