EasyManua.ls Logo

ARM Cortex-A76 Core

ARM Cortex-A76 Core
602 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
B2.8 AFSR0_EL1, Auxiliary Fault Status Register 0, EL1
AFSR0_EL1 provides additional IMPLEMENTATION DEFINED fault status information for exceptions that are
taken to EL1. In the Cortex-A76 core, no additional information is provided for these exceptions.
Therefore this register is not used.
Bit field descriptions
AFSR0_EL1 is a 32-bit register, and is part of:
The Exception and fault handling registers functional group.
The IMPLEMENTATION DEFINED functional group.
031
RES0
Figure B2-4 AFSR0_EL1 bit assignments
RES0, [31:0]
Reserved, RES0.
Configurations
There are no configuration notes.
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile.
B2 AArch64 system registers
B2.8 AFSR0_EL1, Auxiliary Fault Status Register 0, EL1
100798_0300_00_en Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-149
Non-Confidential

Table of Contents

Related product manuals