EasyManua.ls Logo

ST STM32L0x3

ST STM32L0x3
1043 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RM0367 Rev 7 609/1043
RM0367 Basic timers (TIM6/7)
614
Figure 199. Control circuit in normal mode, internal clock divided by 1
23.3.4 Debug mode
When the microcontroller enters the debug mode (Cortex
®
-M0+ core - halted), the TIMx
counter either continues to work normally or stops, depending on the DBG_TIMx_STOP
configuration bit in the DBG module. For more details, refer to Section 33.9.2: Debug
support for timers, watchdog and I
2
C.
Internal clock
Counter clock = CK_CNT = CK_PSC
Counter register
CEN=CNT_EN
UG
CNT_INIT
MS31085V2
00
02
03
04 05
06 0732
33
34 35 36
31
01

Table of Contents

Related product manuals