EasyManuals Logo

ARM ARM1176JZF-S User Manual

Default Icon
759 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #526 background imageLoading...
Page #526 background image
Debug
ARM DDI 0301H Copyright © 2004-2009 ARM Limited. All rights reserved. 13-52
ID012310 Non-Confidential, Unrestricted Access
13.16 External signals
The following external signals are used by debug:
DBGACK Debug acknowledge signal. The processor asserts this output signal to
indicate the system has entered Debug state. See Debug state on
page 13-37 for a definition of the Debug state.
DBGEN Debug enable signal. When this signal is LOW, DSCR[15:14] is read as 0
and the processor cannot enter Debug state.
EDBGRQ External debug request signal. As External debug request signal on
page 13-32 describes, this input signal forces the core into Debug state if
the Debug logic is enabled by DBGEN and debug is permitted.
DBGNOPWRDWN
Powerdown disable signal generated from DSCR[9]. When this signal is
HIGH, the system power controller is forced into Emulate mode. This is
to avoid losing CP14 Debug state that can only be written through the
DBGTAP. Therefore, DSCR[9] must only be set if Halting debug-mode
debugging is necessary.
SPIDEN Secure Privileged Invasive Debug Enable input signal, as Secure Monitor
mode and debug on page 13-4 describes.
SPNIDEN Secure Privileged Non-invasive Debug Enable input signal, as Secure
Monitor mode and debug on page 13-4 describes.

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ARM ARM1176JZF-S and is the answer not in the manual?

ARM ARM1176JZF-S Specifications

General IconGeneral
BrandARM
ModelARM1176JZF-S
CategoryComputer Hardware
LanguageEnglish

Related product manuals