EasyManua.ls Logo

NXP Semiconductors K22F series - LLWU Signal Descriptions; Memory Map;Register Definition

NXP Semiconductors K22F series
1407 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
17.2 LLWU signal descriptions
The signal properties of LLWU are shown in the table found here.
The external wakeup input pins can be enabled to detect either rising-edge, falling-edge,
or on any change.
Table 17-1. LLWU signal descriptions
Signal Description I/O
LLWU_Pn Wakeup inputs (n = 0-15 ) I
17.3 Memory map/register definition
The LLWU includes the following registers:
Wake-up source enable registers
Enable external pin input sources
Enable internal peripheral interrupt sources
Wake-up flag registers
Indication of wakeup source that caused exit from a low-leakage power mode
includes external pin or internal module interrupt
Wake-up pin filter enable registers
NOTE
The LLWU registers can be written only in supervisor mode.
Write accesses in user mode are blocked and will result in a bus
error.
All LLWU registers are reset by Chip Reset not VLLS and by
reset types that trigger Chip Reset not VLLS. Each register's
displayed reset value represents this subset of reset types.
LLWU registers are unaffected by reset types that do not trigger
Chip Reset not VLLS. For more information about the types of
reset on this chip, refer to the Introduction details.
LLWU signal descriptions
K22F Sub-Family Reference Manual, Rev. 4, 08/2016
382 NXP Semiconductors

Table of Contents

Related product manuals