EasyManua.ls Logo

NXP Semiconductors LPC1768 - Page 318

NXP Semiconductors LPC1768
841 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
UM10360 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
User manual Rev. 3 — 19 December 2013 318 of 841
NXP Semiconductors
UM10360
Chapter 14: LPC176x/5x UART0/2/3
Fig 47. UART0, 2 and 3 block diagram
Transmitter
Shift
Register
Transmitter
Holding
Register
Transmitter
FIFO
Transmitter
Receiver
Shift
Register
Receiver
Buffer
Register
Receiver
FIFO
Receiver
TX_DMA_REQ
TX_DMA_CLR
RX_DMA_REQ
RX_DMA_CLR
Baud Rate Generator
Fractional
Rate
Divider
Main
Divider
(DLM, DLL)
Transmitter
DMA
Interface
Receiver
DMA
Interface
PCLK
Line Control
& Status
FIFO Control
& Status
Un_TXD
Un_RXD
Un_OE
IrDA, & Auto-
baud
UARTn interrupt
Interrupt
Control &
Status

Table of Contents

Other manuals for NXP Semiconductors LPC1768

Related product manuals