EasyManua.ls Logo

NXP Semiconductors LPC1768 - Architecture

NXP Semiconductors LPC1768
841 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
UM10360 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
User manual Rev. 3 — 19 December 2013 412 of 841
NXP Semiconductors
UM10360
Chapter 17: LPC176x/5x SPI
17.8 Architecture
The block diagram of the SPI solution implemented in SPI0 interface is shown in the
Figure 75
.
Fig 75. SPI block diagram
MOSI_IN
MOSI_OUT
MISO_IN
MISO_OUT
OUTPUT
ENABLE
LOGIC
SPI REGISTER
INTERFACE
SPI Interrupt
APB Bus
SPI SHIFT REGISTER
SCK_OUT_EN
MOSI_OUT_EN
MISO_OUT_EN
SCK_IN
SCK_OUT
SS_IN
SPI STATE CONTROL
SPI CLOCK
GENERATOR &
DETECTOR

Table of Contents

Other manuals for NXP Semiconductors LPC1768

Related product manuals