Advanced-control timer (TIM1) RM0444
544/1390 RM0444 Rev 5
Figure 126. Control circuit in external clock mode 1
External clock source mode 2
This mode is selected by writing ECE=1 in the TIMx_SMCR register.
The counter can count at each rising or falling edge on the external trigger input ETR.
The Figure 127 gives an overview of the external trigger input block.
Figure 127. External trigger input block
1. Refer to Figure 123: TIM1 ETR input circuitry.
For example, to configure the upcounter to count each 2 rising edges on ETR, use the
following procedure:
Counter clock = CK_CNT = CK_PSC
Counter register
35 3634
TI2
CNT_EN
TIF
Write TIF=0
MS31087V2
MSv40118V1
External clock
mode 1
Internal clock
mode
CK_PSC
TIMx_SMCR
SMS[2:0]
(internal clock)
TI1F or
TI2F or
or
Encoder
mode
External clock
mode 2
ECE
0
1
TIMx_SMCR
ETR pin
ETR
Filter
downcounter
f
DTS
ETRP
TIMx_SMCR
ETPS[1:0]
TIMx_SMCR
ETF[3:0]
TIMx_AF1[17:14]
ETRF
TRGI
CK_INT
Divider
/1, /2, /4, /8
ETP
(1)