EasyManua.ls Logo

ST STM32G0 1 Series - Figure 227. Counter Timing Diagram, Internal Clock Divided by N

ST STM32G0 1 Series
1390 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RM0444 Rev 5 721/1390
RM0444 General-purpose timers (TIM14)
740
Figure 227. Counter timing diagram, internal clock divided by N
Figure 228. Counter timing diagram, update event when ARPE=0 (TIMx_ARR not
preloaded)
00
1F
20
MS31081V2
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag
(UIF)
FF 36
MS31082V2
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag
(UIF)
00
02
03 04 05
06
0732
33
34 35
3631
01
CEN
Auto-reload preload
register
Write a new value in TIMx_ARR

Table of Contents

Related product manuals