EasyManuals Logo

ST STM32G0 1 Series User Manual

ST STM32G0 1 Series
1390 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #255 background imageLoading...
Page #255 background image
RM0444 Rev 5 255/1390
RM0444 System configuration controller (SYSCFG)
269
8.1.7 SYSCFG interrupt line 4 status register (SYSCFG_ITLINE4)
Address offset: 0x90
System reset value: 0x0000 0000
Bits 31:2 Reserved, must be kept at reset value.
Bit 1 FLASH_ECC: Flash interface ECC interrupt request pending
Bit 0 FLASH_ITF: Flash interface interrupt request pending
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res.
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res. Res.
CRS
(1)
RCC
rr
1. Only significant on devices integrating the corresponding peripheral, otherwise reserved. Refer to Section 1.4: Availability
of peripherals.
Bits 31:2 Reserved, must be kept at reset value.
Bit 1 CRS: CRS interrupt request pending
Bit 0 RCC: Reset and clock control interrupt request pending

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ST STM32G0 1 Series and is the answer not in the manual?

ST STM32G0 1 Series Specifications

General IconGeneral
BrandST
ModelSTM32G0 1 Series
CategoryMicrocontrollers
LanguageEnglish

Related product manuals