EasyManua.ls Logo

ST STM32G0 1 Series - Figure 116. Counter Timing Diagram, Internal Clock Divided by 2; Figure 117. Counter Timing Diagram, Internal Clock Divided by 4, Timx_Arr=0 X36

ST STM32G0 1 Series
1390 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RM0444 Rev 5 537/1390
RM0444 Advanced-control timer (TIM1)
624
Figure 116. Counter timing diagram, internal clock divided by 2
Figure 117. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36
MS31190V1
CK_PSC
CNT_EN
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter underflow
Update interrupt flag
(UIF)
0003
0002
0001
0000
0001
0002
0003
0034 0035
MS31191V1
CK_PSC
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag
(UIF)
CNT_EN
Note: Here, center_aligned mode 2 or 3 is updated with an UIF on overflow
0036 0035

Table of Contents

Related product manuals