EasyManua.ls Logo

ST STM32G0 1 Series

ST STM32G0 1 Series
1390 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Reset and clock control (RCC) RM0444
194/1390 RM0444 Rev 5
5.4.12 APB peripheral reset register 2 (RCC_APBRSTR2)
Address offset: 0x30
Reset value: 0x0000 0000
Bit 12 FDCAN: FDCAN reset
(1)
Set and cleared by software.
0: No effect
1: Reset FDCAN
Bits 11:10 Reserved, must be kept at reset value.
Bit 9 USART6RST: USART3 reset
(1)
Set and cleared by software.
0: No effect
1: Reset USART6
Bit 8 USART5RST: USART3 reset
(1)
Set and cleared by software.
0: No effect
1: Reset USART5
Bit 7 LPUART2RST: LPUART2 reset
(1)
Set and cleared by software.
0: No effect
1: Reset LPUART2
Bit 6 Reserved, must be kept at reset value.
Bit 5 TIM7RST: TIM7 timer reset
(1)
Set and cleared by software.
0: No effect
1: Reset TIM7
Bit 4 TIM6RST: TIM6 timer reset
(1)
Set and cleared by software.
0: No effect
1: Reset TIM6
Bit 3 Reserved, must be kept at reset value.
Bit 2 TIM4RST: TIM3 timer reset
(1)
Set and cleared by software.
0: No effect
1: Reset TIM4
Bit 1 TIM3RST: TIM3 timer reset
Set and cleared by software.
0: No effect
1: Reset TIM3
Bit 0 TIM2RST: TIM2 timer reset
Set and cleared by software.
0: No effect
1: Reset TIM2

Table of Contents

Related product manuals