EasyManua.ls Logo

ST STM32G0 1 Series

ST STM32G0 1 Series
1390 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
RM0444 Rev 5 297/1390
RM0444 Direct memory access controller (DMA)
297
Refer to Section 2.2 for the register boundary addresses.
0x084
DMA_CNDTR7
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
NDTR[15:0]
Reset value 0000000000000000
0x088
DMA_CPAR7 PA[31:0]
Reset value 00000000000000000000000000000000
0x08C
DMA_CMAR7 MA[31:0]
Reset value 00000000000000000000000000000000
Table 50. DMA register map and reset values (continued)
Offset Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0

Table of Contents

Related product manuals