EasyManuals Logo

ARM Cortex-A35 User Manual

Default Icon
894 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #657 background imageLoading...
Page #657 background image
C8.8 External Debug Peripheral Identification Registers
The External Debug Peripheral Identification Registers provide standard information required for all
components that conform to the Arm Debug Interface v5 specification.
The following table lists the External Debug Peripheral Identification Registers.
Table C8-2 Summary of the External Debug Peripheral Identification Registers
Register Value Offset
Peripheral ID4
0x04 0xFD0
Peripheral ID5
0x00 0xFD4
Peripheral ID6
0x00 0xFD8
Peripheral ID7
0x00 0xFDC
Peripheral ID0
0x24 0xFE0
Peripheral ID1
0xBD 0xFE4
Peripheral ID2
0x3B 0xFE8
Peripheral ID3
0x00 0xFEC
Only bits[7:0] of each Peripheral ID Register are used, with bits[31:8] reserved. Together, the eight
Peripheral ID Registers define a single 64-bit Peripheral ID.
C8 Memory-mapped debug registers
C8.8 External Debug Peripheral Identification Registers
100236_0100_00_en Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C8-657
Non-Confidential

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ARM Cortex-A35 and is the answer not in the manual?

ARM Cortex-A35 Specifications

General IconGeneral
BrandARM
ModelCortex-A35
CategoryComputer Hardware
LanguageEnglish

Related product manuals