EasyManuals Logo

ARM Cortex-A35 User Manual

Default Icon
894 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #728 background imageLoading...
Page #728 background image
C10.20 Performance Monitors Component Identification Register 1
The PMCIDR1 characteristics are:
Purpose
Provides information to identify a Performance Monitor component.
Usage constraints
The PMCIDR1 can be accessed through the external debug interface.
The accessibility to the PMCIDR1 by condition code is:
Off DLK OSLK EPMAD SLK Default
- - - - RO RO
C2.2 External register access permissions to the PMU registers on page C2-587 describes the
condition codes.
Configurations
The PMCIDR1 is in the Debug power domain.
Attributes
See the register summary in C10.9 Memory-mapped PMU register summary on page C10-714.
RES0
31 0
PRMBL_1
78 34
CLASS
Figure C10-14 PMCIDR1 bit assignments
[31:8]
Reserved, RES0.
CLASS, [7:4]
0x9 Debug component.
PRMBL_1, [3:0]
0x0 Preamble byte 1.
The PMCIDR1 can be accessed through the external debug interface, offset 0xFF4.
C10 PMU registers
C10.20 Performance Monitors Component Identification Register 1
100236_0100_00_en Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C10-728
Non-Confidential

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the ARM Cortex-A35 and is the answer not in the manual?

ARM Cortex-A35 Specifications

General IconGeneral
BrandARM
ModelCortex-A35
CategoryComputer Hardware
LanguageEnglish

Related product manuals