Chapter C10
PMU registers
This chapter describes the PMU registers.
It contains the following sections:
• C10.1 AArch32 PMU register summary on page C10-690.
• C10.2 Performance Monitors Control Register on page C10-692.
• C10.3 Performance Monitors Common Event Identification Register 0 on page C10-695.
• C10.4 Performance Monitors Common Event Identification Register 1 on page C10-699.
• C10.5 AArch64 PMU register summary on page C10-702.
• C10.6 Performance Monitors Control Register, EL0 on page C10-704.
• C10.7 Performance Monitors Common Event Identification Register 0, EL0 on page C10-707.
• C10.8 Performance Monitors Common Event Identification Register 1, EL0 on page C10-711.
• C10.9 Memory-mapped PMU register summary on page C10-714.
• C10.10 Performance Monitors Configuration Register on page C10-717.
• C10.11 Performance Monitors Peripheral Identification Registers on page C10-719.
• C10.12 Performance Monitors Peripheral Identification Register 0 on page C10-720.
• C10.13 Performance Monitors Peripheral Identification Register 1 on page C10-721.
• C10.14 Performance Monitors Peripheral Identification Register 2 on page C10-722.
• C10.15 Performance Monitors Peripheral Identification Register 3 on page C10-723.
• C10.16 Performance Monitors Peripheral Identification Register 4 on page C10-724.
• C10.17 Performance Monitors Peripheral Identification Register 5-7 on page C10-725.
• C10.18 Performance Monitors Component Identification Registers on page C10-726.
• C10.19 Performance Monitors Component Identification Register 0 on page C10-727.
• C10.20 Performance Monitors Component Identification Register 1 on page C10-728.
• C10.21 Performance Monitors Component Identification Register 2 on page C10-729.
• C10.22 Performance Monitors Component Identification Register 3 on page C10-730.
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C10-689
Non-Confidential