EasyManua.ls Logo

ARM Cortex-A35

Default Icon
894 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
0x8 Maximum of 64-bit address size.
The TRCIDR2 can be accessed through the external debug interface, offset 0x1E8.
C11 ETM registers
C11.34 ID Register 2
100236_0100_00_en Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C11-777
Non-Confidential

Table of Contents

Related product manuals