EasyManua.ls Logo

NXP Semiconductors MPC5566 - Register Descriptions

NXP Semiconductors MPC5566
1268 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Nexus
MPC5566 Microcontroller Reference Manual, Rev. 2
25-14 Freescale Semiconductor
25.6.2 Register Descriptions
This section consists of NPC register descriptions. Additional information regarding references to the TAP
controller state may be found in Section 24.4.3, “TAP Controller State Machine.”
25.6.2.1 Bypass Register
The bypass register is a single-bit shift register path selected for serial data transfer between TDI and TDO
when the BYPASS instruction or any unimplemented instructions are active. After entry into the
Capture-DR state, the single-bit shift register is set to a logic 0. Therefore, the first bit shifted out after
selecting the bypass register is always a logic 0.
25.6.2.2 Instruction Register
The NPC uses a 4-bit instruction register as shown in Figure 25-2. The instruction register is accessed via
the SELECT_IR_SCAN path of the tap controller state machine, and allows instructions to be loaded into
the module to enable the NPC for register access (NEXUS_ENABLE) or select the bypass register as the
shift path from TDI to TDO (BYPASS or unimplemented instructions).
Instructions are shifted in through TDI while the TAP controller is in the Shift-IR state, and latched on the
falling edge of TCK in the Update-IR state. The latched instruction value can only be changed in the
Update-IR and test-logic-reset TAP controller states. Synchronous entry into the test-logic-reset state
results in synchronous loading of the BYPASS instruction. Asynchronous entry into the test-logic-reset
state results in asynchronous loading of the BYPASS instruction. During the Capture-IR TAP controller
state, the instruction register is loaded with the value of the previously executed instruction, making this
value the registers read value when the TAP controller is sequenced into the Shift-IR state.
25.6.2.3 Nexus Device ID Register (DID)
The NPC device identification register, shown in Figure 25-3, allows the part revision number, design
center, part identification number, and manufacturer identity code of the part to be determined through the
auxiliary output port.
Table 25-9. NPC Memory Map
Index Register Name Register Description Bits
0 DID Device ID register 32
127 PCR Port configuration register 32
3210
R Previous Instruction Opcode
W Instruction Opcode
Reset: BYPASS Instruction Opcode (0xF)
Figure 25-2. 4-Bit Instruction Register

Table of Contents

Related product manuals