EasyManuals Logo

Infineon Technologies TC1796 User Manual

Infineon Technologies TC1796
2150 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #695 background imageLoading...
Page #695 background image
TC1796
System Units (Vol. 1 of 2)
Direct Memory Access Controller
User’s Manual 12-31 V2.0, 2007-07
DMA, V2.0
When a Move Engine m source or destination error occurs, additional status bits and bit
fields are provided in the error status register ERRSR to indicate the following two status
conditions:
At which FPI Bus interface a Move Engine m error occurred (FPI0ER and FPI1ER)
For which DMA channel a Move Engine m read or write move error was reported
(LECME0 and LECME1)
These error status bits and bit fields are required by error handler software to detect in
detail at which FPI Bus interface and at which DMA channel the Move Engine error was
generated. ERRSR.FPI0ER or ERRSR.FPI1ER are cleared when bits CLRE.CFPI0ER
or CLRE.CFPI1ER, respectively, become set.

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Infineon Technologies TC1796 and is the answer not in the manual?

Infineon Technologies TC1796 Specifications

General IconGeneral
BrandInfineon Technologies
ModelTC1796
CategoryController
LanguageEnglish