TC1796
System Units (Vol. 1 of 2)
System Control Unit
User’s Manual 5-19 V2.0, 2007-07
SCU, V2.0
REN1 25 rw Rising Edge Enable 1
This bit determines if the rising edge of signal IN1 is
used to set bit INTF1.
0
B
The rising edge is not used.
1
B
The detection of a rising edge of IN1 generates
a trigger event (INTF1 becomes set).
LDEN1 26 rw Level Detection Enable 1
This bit determines if bit INTF1 is cleared
automatically if an edge of the input signal IN1 is
detected, which has not been selected (rising edge
with REN1 = 0 or falling edge with FEN1 = 0).
0
B
Bit INTF1 will not be cleared.
1
B
Bit INTF1 will be cleared.
EIEN1 27 rw External Interrupt Enable 1
This bit enables the generation of a trigger event for
request channel 1 (e.g. for interrupt generation) when
a selected edge is detected.
0
B
The trigger event is disabled.
1
B
The trigger event is enabled.
INP1 [30:28] rw Interrupt Node Pointer
This bit field determines the destination (output
channel) for trigger event 1 (if enabled by EIEN1).
X00
B
The event of input channel 1 triggers output
channel 0 (signal INT10).
X01
B
The event of input channel 1 triggers output
channel 1 (signal INT11).
X10
B
The event of input channel 1 triggers output
channel 2 (signal INT12).
X11
B
The event of input channel 1 triggers output
channel 3 (signal INT13).
0 [3:0],
[7:6],
[19:15],
[23:22],
31
r Reserved
Read as 0; should be written with 0.
Field Bits Type Description