EasyManuals Logo

Infineon Technologies TC1796 User Manual

Infineon Technologies TC1796
2150 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #878 background imageLoading...
Page #878 background image
TC1796
System Units (Vol. 1 of 2)
LMB External Bus Unit
User’s Manual 13-100 V2.0, 2007-07
EBU, V2.0
WAITRDC [24:22] rw Read Command Phase Cycles
This bit field determines the basic number of
Command Phase clock cycles during read accesses.
The total number of Command Phase clock cycles for
read accesses is defined by WAITRDC multiplied by
EBU_BUSCONx.CMULT (see also Page 13-43).
000
B
Reserved; do not use this combination.
001
B
1 clock cycle selected.
010
B
2 clock cycle selected.
B
111
B
7 clock cycle selected.
CMDDELAY [27:25] rw Command Delay Cycles
This bit field determines the basic number of
Command Delay phase clock cycles. The total
number of Command Delay phase clock cycles
further depends on bit fields
EBU_BUSCONx.CMULT and
EBU_BUSCONx.MULTMAP[2] (see also
Page 13-43).
000
B
0 clock cycle selected.
001
B
1 clock cycle selected.
B
110
B
6 clock cycles selected.
111
B
7 clock cycles selected.
1 [29:28] rw Reserved
Rading these bits will return the value last written;
read as 1 after reset.
ADDRC [31:30] rw Address Cycles
This bit field determines the basic number of clock
cycles of the address phase. The total number of
address cycles further depends on bit fields
BUSCONx.CMULT and BUSCONx.MULTMAP[0]
(see also Page 13-41).
00
B
1 clock cycle selected
01
B
1 clock cycle selected
10
B
2 clock cycles selected
11
B
3 clock cycles selected
Field Bits Type Description

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Infineon Technologies TC1796 and is the answer not in the manual?

Infineon Technologies TC1796 Specifications

General IconGeneral
BrandInfineon Technologies
ModelTC1796
CategoryController
LanguageEnglish