www.ti.com
HWAG Registers
1049
SPNU563A–March 2018
Submit Documentation Feedback
Copyright © 2018, Texas Instruments Incorporated
High-End Timer (N2HET) Module
23.5.6 HWAG Interrupt Enable Clear Register (HWAENACLR)
Figure 23-94. HWAG Interrupt Enable Clear Register (HWAENACLR)
31 8
Reserved
R-0
7 6 5 4 3 2 1 0
CLRINTENA7 CLRINTENA6 CLRINTENA5 CLRINTENA4 CLRINTENA3 CLRINTENA2 CLRINTENA1 CLRINTENA0
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 23-58. HWAG Interrupt Enable Clear Register (HWAENACLR) Field Descriptions
Bit Field Value Description
31-8 Reserved 0 Reads return 0. Writes have no effect.
7-0 CLRINTENA[n] Disable interrupt. See Table 23-57.
0 Read: Corresponding interrupt is not enabled.
Write: No effect.
1 Read: Corresponding interrupt is enabled.
Write: Disable corresponding interrupt.