www.ti.com
38
SPNU563A–March 2018
Submit Documentation Feedback
Copyright © 2018, Texas Instruments Incorporated
List of Figures
9-3. RAM Configuration Register (RAMT) [offset = 0160h]............................................................... 413
9-4. Datalogger Register (DLR) [offset = 0164h]........................................................................... 414
9-5. PBIST Activate/ROM Clock Enable Register (PACT) [offset = 0180h] ............................................ 415
9-6. PBIST ID Register [offset = 184h] ...................................................................................... 416
9-7. Override Register (OVER) [offset = 0188h] ........................................................................... 417
9-8. Fail Status Fail Register 0 (FSRF0) [offset = 0190h] ................................................................ 418
9-9. Fail Status Count 0 Register (FSRC0) [offset = 0198h] ............................................................. 419
9-10. Fail Status Count Register 1 (FSRC1) [offset = 019Ch]............................................................. 419
9-11. Fail Status Address Register 0 (FSRA0) [offset = 01A0h] .......................................................... 420
9-12. Fail Status Address Register 1 (FSRA1) [offset = 01A4h] .......................................................... 420
9-13. Fail Status Data Register 0 (FSRDL0) [offset = 01A8h]............................................................. 421
9-14. Fail Status Data Register 1 (FSRDL1) [offset = 01B0h]............................................................. 421
9-15. ROM Mask Register (ROM) [offset = 01C0h]......................................................................... 422
9-16. ROM Algorithm Mask Register (ALGO) [offset = 01C4h]............................................................ 423
9-17. RAM Info Mask Lower Register (RINFOL) [offset = 01C8h] ........................................................ 424
9-18. RAM Info Mask Upper Register (RINFOU) [offset = 01CCh] ....................................................... 425
10-1. Block Diagram for STC With Multiple Segments ..................................................................... 431
10-2. STC1 - Segment 0 Redundant Core Architecture With CCM-R5F (Parallel Mode).............................. 432
10-3. STC2 - Segment 0 Redundant Architecture (Parallel Mode) ....................................................... 433
10-4. STC1 - Segment 0 Redundant Core Architecture With Only CPU1 Selected .................................... 434
10-5. STC1 - Segment 0 Redundant Core Architecture With Only CPU2 Selected .................................... 435
10-6. STC Programmers Flow Chart.......................................................................................... 437
10-7. Self-Test Hardware Execution Flow Chart ............................................................................ 440
10-8. STC Global Control Register 0 (STCGCR0) [offset = 00h] ......................................................... 447
10-9. STC Global Control Register 1 (STCGCR1) [offset = 04h] ......................................................... 448
10-10. Self-Test Run Timeout Counter Preload Register (STCTPR) [offset = 08h]...................................... 449
10-11. STC Current ROM Address Register (STCCADDR1) [offset = 0Ch] .............................................. 450
10-12. STC Current Interval Count Register (STCCICR) [offset = 10h] ................................................... 450
10-13. Self-Test Global Status Register (STCGSTAT) [offset = 14h] ...................................................... 451
10-14. Self-Test Fail Status Register (STCFSTAT) [offset = 18h].......................................................... 452
10-15. CORE1 Current MISR Register (CORE1_CURMISR3) [offset = 1Ch] ............................................ 453
10-16. CORE1 Current MISR Register (CORE1_CURMISR2) [offset = 20h]............................................. 453
10-17. CORE1 Current MISR Register (CORE1_CURMISR1) [offset = 24h]............................................. 453
10-18. CORE1 Current MISR Register (CORE1_CURMISR0) [offset = 28h]............................................. 453
10-19. CORE2 Current MISR Register (CORE2_CURMISR3) [offset = 2Ch] ............................................ 454
10-20. CORE2 Current MISR Register (CORE2_CURMISR2) [offset = 30h]............................................. 454
10-21. CORE2 Current MISR Register (CORE2_CURMISR1) [offset = 34h]............................................. 454
10-22. CORE2 Current MISR Register (CORE2_CURMISR0) [offset = 38h]............................................. 454
10-23. Signature Compare Self-Check Register (STCSCSCR) [offset = 3Ch] ........................................... 455
10-24. STC Current ROM Address Register (STCCADDR2) [offset = 40h]............................................... 455
10-25. STC Clock Prescalar Register (STCCLKDIV) [offset = 44h]........................................................ 456
10-26. Segment Interval Preload Register (STCSEGPLR) [offset = 48h] ................................................. 457
11-1. NMPU Block Diagram.................................................................................................... 462
11-2. MPU Region Priority...................................................................................................... 464
11-3. Example of DMA 3 MPU Region Set Up .............................................................................. 467
11-4. MPU Revision ID Register (MPUREV) [offset = 00h] ................................................................ 472
11-5. MPU Lock Register (MPULOCK) [offset = 04h] ...................................................................... 472
11-6. MPU Diagnostics Control Register (MPUDIAGCTRL) [offset = 08h] .............................................. 473
11-7. MPU Diagnostic Address Register (MPUDIAGADDR) [offset = 0Ch] ............................................. 474