EasyManua.ls Logo

Analog Devices SHARC ADSP-21368 - Page 753

Analog Devices SHARC ADSP-21368
894 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
ADSP-21368 SHARC Processor Hardware Reference A-105
Register Reference
13–12 SRC2_LENOUT Output Word Length Select. Selects the serial output
word length on SRC 2 as follows:
00 = 24 bits
01 = 20 bits
10 = 18 bits
11 = 16 bits
Any word length less than 24 bits will have dither added
to the unused LSBs if SRCx_DITHER is enabled (= 1).
14 SRC2_MPHASE Match-Phase Mode Select. Configures the SRC 2 mod-
ules to not use their own internally-generated sample rate
ratio but use an externally-generated ratio. Used with
TDM data.
0 = Matched-phase disabled (default)
1 = Matched-phase enabled
15 SRC2_ENABLE SRCx Enable. Enables SRC 2.
0 = Disabled
1 = Enabled
16 SRC3_HARD_MUTE Hard Mute. Hard mutes SRC 3.
1 = Mute (default)
17 SRC3_AUTO_MUTE Auto Hard Mute. Auto hard mutes SRC 3 when one of
the non-audio bits is asserted by the SPDIF receiver. See
Table A-39 on page A-95.
0 = No mute
1 = Mute (default)
20–18 SRC3_SMODEIN Serial Input Format. Selects the serial input format for
SRC 3 as follows:
000 = Default, format is left-justified
001 = I
2
S
010 = TDM
100 = 24-bit right-justified
101 = 20-bit right-justified
110 = 18-bit right-justified
111 = 16-bit right-justified
21 SRC3_BYPASS Bypass Mode Enable. Output of SRC 3 is the same as
input.
Table A-43. SRCCTL1 Register Bit Descriptions (Cont’d)
Bit Name Description

Table of Contents

Related product manuals