EasyManuals Logo
Home>Renesas>Microcontrollers>RX Series

Renesas RX Series User Manual

Renesas RX Series
1823 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #52 background imageLoading...
Page #52 background image
R01UH0823EJ0100 Rev.1.00 Page 52 of 1823
Jul 31, 2019
RX23W Group 1. Overview
1. Overview
1.1 Outline of Specifications
Table 1.1 lists the specifications, and Table 1.2 gives a comparison of the functions of the products in different
packages.
Table 1.1 is for products with the greatest number of functions, so the number of peripheral modules and channels will
differ in accordance with the package type. For details, see Table 1.2, Comparison of Functions for Different
Packages.
Table 1.1 Outline of Specifications (1/4)
Classification Module/Function Description
CPU CPU
ï‚· Maximum operating frequency: 54 MHz
ï‚· 32-bit RX CPU (RX v2)
ï‚· Minimum instruction execution time: One instruction per clock cycle
ï‚· Address space: 4-Gbyte linear
ï‚· Register set
General purpose: Sixteen 32-bit registers
Control: Ten 32-bit registers
Accumulator: Two 72-bit registers
ï‚· Basic instructions: 75 (variable-length instruction format)
ï‚· Floating-point instructions: 11
ï‚· DSP instructions: 23
ï‚· Addressing modes: 10
ï‚· Data arrangement
Instructions: Little endian
Data: Selectable as little endian or big endian
 On-chip 32-bit multiplier: 32-bit × 32-bit → 64-bit
 On-chip divider: 32-bit ÷ 32-bit → 32 bits
ï‚· Barrel shifter: 32 bits
ï‚· Memory protection unit (MPU)
FPU
ï‚· Single precision (32-bit) floating point
ï‚· Data types and floating-point exceptions in conformance with the IEEE754 standard
Memory ROM
ï‚· Capacity: 384/512 Kbytes
ï‚· Up to 32 MHz: No-wait memory access
32 to 54 MHz: Wait state required. No wait state if the instruction is served by a ROM accelerator hit.
ï‚· Programming/erasing method:
Serial programming (asynchronous serial communication/USB communication), self-programming
RAM
ï‚· Capacity: 64 Kbytes
ï‚· 54 MHz, no-wait memory access
E2 DataFlash
ï‚· Capacity: 8 Kbytes
ï‚· Number of erase/write cycles: 1,000,000 (typ)
MCU operating mode Single-chip mode
Clock Clock generation circuit
ï‚· Main clock oscillator, sub-clock oscillator, low-speed on-chip oscillator, high-speed on-chip oscillator,
PLL frequency synthesizer, USB-dedicated PLL frequency synthesizer, and IWDT-dedicated on-chip
oscillator, Bluetooth-dedicated clock oscillator, Bluetooth-dedicated low-speed on-chip oscillator
ï‚· Oscillation stop detection: Available
ï‚· Clock frequency accuracy measurement circuit (CAC)
ï‚· Independent settings for the system clock (ICLK), peripheral module clock (PCLK), and FlashIF clock
(FCLK)
The CPU and system sections such as other bus masters run in synchronization with the system
clock (ICLK): 54 MHz (at max.)
MTU2a runs in synchronization with the PCLKA: 54 MHz (at max.)
The ADCLK for the S12AD runs in synchronization with the PCLKD: 54 MHz (at max.)
Peripheral modules other than MTU2a and S12ADE run in synchronization with the PCLKB: 32 MHz
(at max.)
The flash peripheral circuit runs in synchronization with the FCLK: 32 MHz (at max.)
Resets RES# pin reset, power-on reset, voltage monitoring reset, watchdog timer reset, independent watchdog
timer reset, and software reset
Voltage detection Voltage detection circuit
(LVDAb)
ï‚· When the voltage on VCC falls below the voltage detection level, an internal reset or internal interrupt
is generated.
Voltage detection circuit 0 is capable of selecting the detection voltage from 3 levels
Voltage detection circuit 1 is capable of selecting the detection voltage from 10 levels

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Renesas RX Series and is the answer not in the manual?

Renesas RX Series Specifications

General IconGeneral
BrandRenesas
ModelRX Series
CategoryMicrocontrollers
LanguageEnglish

Related product manuals