EasyManuals Logo
Home>Renesas>Microcontrollers>RX Series

Renesas RX Series User Manual

Renesas RX Series
1823 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #849 background imageLoading...
Page #849 background image
R01UH0823EJ0100 Rev.1.00 Page 849 of 1823
Jul 31, 2019
RX23W Group 31. Independent Watchdog Timer (IWDTa)
Figure 31.6 shows the IWDT refresh-operation waveforms when PCLK > IWDTCLK and clock divide ratio =
IWDTCLK.
Figure 31.6 IWDT Refresh Operation Waveforms (IWDTCR.CKS[3:0] = 0000b, IWDTCR.TOPS[1:0] = 11b)
Invalid
Valid
Refreshing
Peripheral module
clock (PCLK)
IWDT-dedicated
clock (IWDTCLK)
Data written to
IWDTRR register
IWDTRR register write
signal (internal signal)
IWDTRR register
Refresh
synchronization signal
Refresh signal
(after synchronization
with IWDTCLK)
Counter value
n+2 n+1 n n-1 n-2 n-3
FFhFFh 00h 00h
Refresh request
00h 54h 00h FFh
FFh
07FFh

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Renesas RX Series and is the answer not in the manual?

Renesas RX Series Specifications

General IconGeneral
BrandRenesas
ModelRX Series
CategoryMicrocontrollers
LanguageEnglish

Related product manuals